2013
Autores
Abreu, MJ; Catarino, A; Rocha, AM; Derogarian, F; Dias, R; Da Silva, JM; Ferreira, JC; Tavares, VG; Correia, MV;
Publicação
Fiber Society Spring 2013 Technical Conference
Abstract
In this paper a new wearable locomotion data capture system for gait analysis is presented. The system under development intends to help clinicians to detect and identify mobility impairments as well as to evaluate the effectiveness of surgical or rehabilitation intervention. The proposed system allows the measurement of kinematic and biomechanical parameters in a practical and comfortable weft knitted legging, in which the sensors are incorporated.
2015
Autores
Derogarian, F; Ferreira, JC; Grade Tavares, VMG;
Publicação
MICROPROCESSORS AND MICROSYSTEMS
Abstract
This paper describes and evaluates a fully digital circuit for one-way master-to-slave, highly precise time synchronization in a low-power wearable system equipped with a set of sensor nodes. These sensors are connected to each other in a mesh topology, with conductive yarns used as one-wire bidirectional communication links. The circuit is designed to perform synchronization in the MAC layer, so that the deterministic part of the clock skew between nodes is kept constant and compensated with a single message exchange. In each sensor node, the synchronization circuit provides a programmable clock signal and a real-time counter for time stamping. Experimental results from a fabricated ASIC (in a CMOS 0.35 mu m technology) show that the circuit keeps the one-hop average clock skew below 4.6 ns and that the skew grows linearly as the hop distance to the reference node increases. The sub-microsecond average clock skew achieved by the proposed solution satisfies the requirements of many wearable sensor network applications.
2016
Autores
Ren, XL; Blanton, RD; Tavares, VG;
Publicação
2016 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)
Abstract
Security is becoming an essential problem for integrated circuits (ICs). Various attacks, such as reverse engineering and dumping on-chip data, have been reported to undermine IC security. IEEE 1149.1, also known as JTAG, is primarily used for IC manufacturing test but inevitably provides a "backdoor" that can be exploited to attack ICs. Encryption has been used extensively as an effective mean to protect ICs through authentication, but a few weaknesses subsist, such as key leakage. Signature-based techniques ensure security using a database that includes known attacks, but fail to detect attacks that are not contained by the database. To overcome these drawbacks, a two-layer learning-based protection scheme is proposed. Specifically, the scheme monitors the execution of JTAG instructions and uses support vector machines (SVM) to identify abnormal instruction sequences. The use of machine learning enables the detection of unseen attacks without the need for key-based authentication. The experiments based on the OpenSPARC T2 platform demonstrate that the proposed scheme improves the accuracy of detecting unseen attacks by 50% on average when compared to previous work.
2016
Autores
Bahubalindruni, PG; Kiazadeh, A; Sacchetti, A; Martins, J; Rovisco, A; Tavares, VG; Martins, R; Fortunato, E; Barquinha, P;
Publicação
JOURNAL OF DISPLAY TECHNOLOGY
Abstract
This paper presents a study concerning the role of channel length scaling on IGZO TFT technology benchmark parameters, which are fabricated at temperatures not exceeding 180 degrees C. The parameters under investigation are unity current-gain cutoff frequency, intrinsic voltage-gain, and on-resistance of the bottom-gate IGZOTFTs. As the channel length varies from 160 to 3 mu m, the measured cutoff frequency increases from 163 kHz to 111.5 MHz, which is a superior value compared to the other competing low-temperature thin-film technologies, such as organic TFTs. On the other hand, for the same transistor dimensions, the measured intrinsic voltage-gain is changing from 165 to 5.3 and the on-resistance is decreasing from 1135.6 to 26.1 k Omega. TFTs with smaller channel length (3 mu m) have shown a highly negative turn-on voltage and hump in the subthreshold region, which can be attributed to short channel effects. The results obtained here, together with their interpretation based on device physics, provide crucial information for accurate IC design, enabling an adequate selection of device dimensions to maximize the performance of different circuit building blocks assuring the multifunctionality demanded by system-on-panel concepts.
2015
Autores
Vidal, AA; Tavares, VG; Principe, JC;
Publicação
CIRCUITS SYSTEMS AND SIGNAL PROCESSING
Abstract
This paper discusses the possibility of using adaptive signal processing techniques for maximum power point tracking controllers, in order to extract peak power from individual photovoltaic modules. A new technique grounded on unsupervised Hebbian learning theory (maximum eigenvector of the output power) is presented, which works on-online and is capable of operating without a desired response. Important modifications were made to the generic Hebbian adaptation to accommodate the intrinsic feedback loop between the controller and the plant. Analytic derivation of the new update rule is presented, as well as stability analysis by means of Lyapunov theory. Simulation results showing its effectiveness are presented, as well as experimental results.
2016
Autores
Derogarian, F; Ferreira, JC; Tavares, VG;
Publicação
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS
Abstract
This paper proposes a new open-loop and low complexity (small size) fast-lock synchronization circuit for clock and data recovery in wearable systems. The system includes sensors embedded in textile and connected by conductive yarns. Synchronization is based on the open-loop selection of the correct phase of the receiver clock synchronously with the incoming signal. The clock generator of the receiver is an autonomous oscillator set to operate at the same nominal frequency. The circuit lock time is at most one clock cycle, faster than all methods based on phase-locked loops or delay-locked loops. The circuit can be used for baseband communication independently of the signal coding method used in the physical layer, making it suitable for many applications. The fully digital circuit (including non-return-to-zero inverted decoder) occupies 0.0022 in a 0.35 complementary metal-oxide semiconductor (CMOS) process, a smaller implementation than many existing circuits, and supports a maximum system clock frequency of 70 for a 35-data rate. Experimental results demonstrate that the proposed circuit robustly generates a synchronous clock for data recovery. The circuit is suitable for systems that tolerate some jitter but requires fast lock time, small size, and low energy consumption. Copyright (c) 2015 John Wiley & Sons, Ltd.
The access to the final selection minute is only available to applicants.
Please check the confirmation e-mail of your application to obtain the access code.