Cookies
O website necessita de alguns cookies e outros recursos semelhantes para funcionar. Caso o permita, o INESC TEC irá utilizar cookies para recolher dados sobre as suas visitas, contribuindo, assim, para estatísticas agregadas que permitem melhorar o nosso serviço. Ver mais
Aceitar Rejeitar
  • Menu
Publicações

Publicações por José Carlos Alves

1997

ProHos-1 - A vector processor for the efficient estimation of higher-order moments

Autores
Alves, JC; Puga, A; CorteReal, L; Matos, JS;

Publicação
VECTOR AND PARALLEL PROCESSING - VECPAR'96

Abstract
Higher-order statistics (HOS) are a powerful analysis tool in digital signal processing. The most difficult task to use it effectively is the estimation of higher-order moments of sampled data, taken from real systems. For applications that require real-time processing, the performance achieved by common microprocessors or digital signal processors is not good enough to carry out the large number of calculations needed for their estimation. This paper presents ProHos-1, an experimental vector processor for the estimation of the higher-order moments up to the fourth-order. The processor's architecture exploits the structure of the algorithm, to process in parallel four vectors of the input data in a pipe-lined fashion, executing the equivalent to 11 operations in each clock cycle. The design of dedicated control circuits led to high clock rate and small hardware complexity, thus suitable for implementation as an ASIC (Application Specific integrated Circuit).

2005

A processor for testing mixed-signal cores in System-on-Chip

Autores
Duarte, F; da Silva, JM; Alves, JC; Pinho, GA; Matos, JS;

Publicação
DSD 2005: 8th Euromicro Conference on Digital System Design, Proceedings

Abstract
This paper describes the design of a processor specific for testing cores embedded in system-on-chip. This processor which can be implemented within a system's reconfigurable area, shall be responsible for scheduling and control test operations and perform preliminary data processing, as well as to provide the interface with an external tester Building these test operations on-chip allows for simplifying external tester interface and to reduce testing time. The testing procedure and the infrastructure required to test an AID converter is described as an example.

2015

Message from the general chairs

Autores
Matos, JS; Alves, JC;

Publicação
Proceedings - 41st Euromicro Conference on Software Engineering and Advanced Applications, SEAA 2015

Abstract

2015

Message from the General Chairs

Autores
Matos, JS; Alves, JC;

Publicação
Proceedings - 18th Euromicro Conference on Digital System Design, DSD 2015

Abstract

  • 10
  • 10